# **AON7804** ## 30V Dual N-Channel MOSFET ### **General Description** The AON7804 is designed to provide a high efficiency synchronous buck power stage with optimal layout and board space utilization. It includes two low $R_{DS\,(ON)}$ MOSFETs in a dual DFN3x3 package. The AON7804 is well suited for use in compact DC/DC converter applications. ### **Product Summary** $\begin{array}{ll} V_{DS} & 30V \\ I_{D} \; (at \, V_{GS} \! = \! 10V) & 22A \\ R_{DS(ON)} \; (at \, V_{GS} \! = \! 10V) & < 21 m\Omega \\ R_{DS(ON)} \; (at \, V_{GS} \! = \! 4.5V) & < 26 m\Omega \end{array}$ 100% UIS Tested 100% $R_g$ Tested ESD protected | Absolute Maximum | Ratings T <sub>A</sub> =25°C unle | ess otherwise noted | | | | |---------------------------------------------------------------|----------------------------------------------|-----------------------------------|------------|-------|--| | Parameter | | Symbol | Maximum | Units | | | Drain-Source Voltage | | $V_{DS}$ | 30 | V | | | Gate-Source Voltage | | $V_{GS}$ | ±20 | V | | | Continuous Drain $T_c=25^{\circ}C$ Current $T_c=100^{\circ}C$ | | l <sub>D</sub> | 22<br>14 | A | | | Pulsed Drain Current C | | I <sub>DM</sub> | 48 | 10.4 | | | Continuous Drain<br>Current | T <sub>A</sub> =25°C<br>T <sub>A</sub> =70°C | I <sub>DSM</sub> | 9 7 | A | | | Avalanche Current <sup>C</sup> | | I <sub>AS</sub> , I <sub>AR</sub> | 19 | A | | | Avalanche energy L=0.1mH C | | E <sub>AS</sub> , E <sub>AR</sub> | 18 | mJ | | | | T <sub>C</sub> =25°C | P <sub>D</sub> | 17 | W | | | Power Dissipation <sup>B</sup> | T <sub>C</sub> =100°C | r D | 7 | VV | | | | T <sub>A</sub> =25°C | D | 3.1 | W | | | Power Dissipation <sup>A</sup> | T <sub>A</sub> =70°C | P <sub>DSM</sub> | 2 | VV | | | Junction and Storage Temperature Range | | T <sub>J</sub> , T <sub>STG</sub> | -55 to 150 | °C | | | Thermal Characteristics | | | | | | | | | | |----------------------------------|--------------|---------------------|-----|-------|------|--|--|--|--| | Parameter | Symbol | Тур | Max | Units | | | | | | | Maximum Junction-to-Ambient A | t ≤ 10s | $R_{ heta JA}$ | 30 | 40 | °C/W | | | | | | Maximum Junction-to-Ambient AD | Steady-State | I \ <sub>θ</sub> JA | 60 | 75 | °C/W | | | | | | Maximum Junction-to-Case Steady- | | $R_{\theta JC}$ | 6.2 | 7.5 | °C/W | | | | | #### Electrical Characteristics (T<sub>J</sub>=25°C unless otherwise noted) | Symbol | Parameter Conditions | | Min | Тур | Max | Units | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------|---------------------|-------|------|-------|--|--|--|--| | STATIC PARAMETERS | | | | | | | | | | | | $BV_{DSS}$ | Drain-Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 30 | | | V | | | | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> =30V, V <sub>GS</sub> =0V | | | 1 | μА | | | | | | | Zero Gate Voltage Brain Garrent | T <sub>J</sub> =55°C | | | 5 | μιν | | | | | | $I_{GSS}$ | Gate-Body leakage current | $V_{DS}$ =0V, $V_{GS}$ = ±20V | | | 10 | μΑ | | | | | | $V_{GS(th)}$ | Gate Threshold Voltage | $V_{DS}=V_{GS} I_{D}=250\mu A$ | 1.2 | 1.8 | 2.4 | V | | | | | | $I_{D(ON)}$ | On state drain current | state drain current V <sub>GS</sub> =10V, V <sub>DS</sub> =5V | | 1 | | Α | | | | | | R <sub>DS(ON)</sub> | | V <sub>GS</sub> =10V, I <sub>D</sub> =8A | 100 | 17 | 21 | mΩ | | | | | | | Static Drain-Source On-Resistance | T <sub>J</sub> =125°C | THE PERSON NAMED IN | 23 | | | | | | | | | | V <sub>GS</sub> =4.5V, I <sub>D</sub> =7A | 1 | 21 | 26 | mΩ | | | | | | g <sub>FS</sub> | Forward Transconductance | $V_{DS}$ =5V, $I_{D}$ =9A | 400 | 30 | | S | | | | | | $V_{SD}$ | Diode Forward Voltage | I <sub>S</sub> =1A,V <sub>GS</sub> =0V | 7 | 0.75 | 1 | V | | | | | | I <sub>S</sub> | Maximum Body-Diode Continuous Current | | | | 15 | Α | | | | | | DYNAMIC PARAMETERS | | | | | | | | | | | | C <sub>iss</sub> | Input Capacitance | | 600 | 740 | 888 | pF | | | | | | Coss | Output Capacitance | V <sub>GS</sub> =0V, V <sub>DS</sub> =15V, f=1MHz | <b>7</b> 7 | 110 | 145 | pF | | | | | | C <sub>rss</sub> | Reverse Transfer Capacitance | | 50 | 82 | 115 | pF | | | | | | $R_g$ | Gate resistance | stance V <sub>GS</sub> =0V, V <sub>DS</sub> =0V, f=1MHz | | 1.1 | 1.7 | Ω | | | | | | SWITCHII | NG PARAMETERS | | | 10.00 | | | | | | | | Q <sub>g</sub> (10V) | Total Gate Charge | | 12 | 15 | 18 | nC | | | | | | Q <sub>g</sub> (4.5V) | Total Gate Charge | V <sub>GS</sub> =10V, V <sub>DS</sub> =15V, I <sub>D</sub> =8A | 6 | 7.5 | 9 | nC | | | | | | $Q_{gs}$ | Gate Source Charge | V <sub>GS</sub> -10V, V <sub>DS</sub> -13V, I <sub>D</sub> -0A | | 2.5 | | nC | | | | | | $Q_{gd}$ | Gate Drain Charge | | | 3 | 97 | nC | | | | | | $t_{D(on)}$ | Turn-On DelayTime | | | 5 | | ns | | | | | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS}$ =10V, $V_{DS}$ =15V, $R_L$ =1.7 $\Omega$ , | | 3.5 | | ns | | | | | | $t_{D(off)}$ | Turn-Off DelayTime | $R_{GEN}$ =3 $\Omega$ | | 19 | | ns | | | | | | t <sub>f</sub> | Turn-Off Fall Time | | | 3.5 | 15.6 | ns | | | | | | t <sub>rr</sub> | Body Diode Reverse Recovery Time | I <sub>F</sub> = <mark>8A, dI</mark> /dt=500A/μs | 6 | 8 | 10 | ns | | | | | | Q <sub>rr</sub> | Body Diode Reverse Recovery Charge | I <sub>F</sub> =8A, dI/dt=500A/μs | 14 | 18 | 22 | nC | | | | | | A The value of P is measured with the device mounted on tip <sup>2</sup> EP 4 heard with 207 Copper in a still air environment with T =25°C. The | | | | | | | | | | | A. The value of $R_{0JA}$ is measured with the device mounted on $1in^2$ FR-4 board with 2oz. Copper, in a still air environment with $T_A$ =25°C. The Power dissipation $P_{DSM}$ is based on $R_{0JA}$ t $\leq$ 10s value and the maximum allowed junction temperature of 150°C. The value in any given application depends on the user's specific board design. - D. The $R_{\theta JA}$ is the sum of the thermal impedence from junction to case $R_{\theta JC}$ and case to ambient. - E. The static characteristics in Figures 1 to 6 are obtained using <300 $\mu$ s pulses, duty cycle 0.5% max. - F. These curves are based on the junction-to-case thermal impedence which is measured with the device mounted to a large heatsink, assuming a maximum junction temperature of $T_{J(MAX)}$ =150°C. The SOA curve provides a single pulse rating. - G. The maximum current rating is package limited. - H. These tests are performed with the device mounted on 1 in<sup>2</sup> FR-4 board with 2oz. Copper, in a still air environment with T<sub>A</sub>=25°C. THIS PRODUCT HAS BEEN DESIGNED AND QUALIFIED FOR THE CONSUMER MARKET. APPLICATIONS OR USES AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS ARE NOT AUTHORIZED. AOS DOES NOT ASSUME ANY LIABILITY ARISING OUT OF SUCH APPLICATIONS OR USES OF ITS PRODUCTS. AOS RESERVES THE RIGHT TO IMPROVE PRODUCT DESIGN, FUNCTIONS AND RELIABILITY WITHOUT NOTICE. Rev 0: Nov 2010 www.aosmd.com Page 2 of 6 B. The power dissipation $P_D$ is based on $T_{J(MAX)}$ =150°C, using junction-to-case thermal resistance, and is more useful in setting the upper dissipation limit for cases where additional heatsinking is used. C. Repetitive rating, pulse width limited by junction temperature $T_{J(MAX)}$ =150°C. Ratings are based on low frequency and duty cycles to keep initial $T_J$ =25°C. #### TYPICAL ELECTRICAL AND THERMAL CHARACTERISTICS #### TYPICAL ELECTRICAL AND THERMAL CHARACTERISTICS Figure 11: Normalized Maximum Transient Thermal Impedance (Note F) #### TYPICAL ELECTRICAL AND THERMAL CHARACTERISTICS Figure 16: Normalized Maximum Transient Thermal Impedance (Note H) ## Gate Charge Test Circuit & Waveform